What is it about?

Fin height and width dependence of negative and positive Bias Temperature Instability (N/PBTI) on logic for memory high- κ metal gate (HKMG) FinFET transistors is reported for the first time. It was observed that NBTI degradation is less severe when increasing the physical height of the silicon fin. The increased fin height results in a lower effective defect density, believed to be related to a reduced role of the defective fin corners and/or top surface. In addition, activation energies for the capture process in tall fins during NBTI stress show lower values while charge trapping in standard height fins is highly temperature dependent. PBTI results reveal a similar, albeit less severe, impact of fin height, suggesting an impact of fin height on the high- κ layer, with again an increased defectivity at the fin corners and/or top surface, whose effective role is reduced in the case of taller fin. On the other hand, PBTI shows limited temperature dependence, independent of fin height.

Featured Image

Read the Original

This page is a summary of: Impact of Dimensions of Memory Periphery FinFETs on Bias Temperature Instability, IEEE Transactions on Device and Materials Reliability, June 2020, Institute of Electrical & Electronics Engineers (IEEE),
DOI: 10.1109/tdmr.2020.2984957.
You can read the full text:

Read

Contributors

The following have contributed to this page